# Single purpose processor design for GCD computation.

Anisha Sharma
School of Computing and Electrical Engineering,IIT Mandi,
Himachal Pradesh, India.
b20029@students.iitmandi.ac.in

#### I. ABSTRACT

The Aim of the Experiment is to design a Custom Single purpose processor for GCD computation by first creating algorithm diagram and then convert algorithm to "complex" state machine known as FSMD and then finally creating the Datapath and Controller . .

**Index Terms** = Embedded , Datapath , Controller, GCD , FSMD .

# II. INTRODUCTION AND HIGHLIGHTS OF CONTRIBUTION

A single-purpose processor is a digital system intended to solve a specific computation task. While a manufacturer builds a standard single-purpose processor for use in a variety of applications, we build a custom single purpose processor to execute a specific task within our embedded system. First, performance may be fast, due to fewer clock cycles resulting from a customized datapath, and due to shorter clock cycles resulting from simpler functional units, less multiplexors, or simpler control logic. Second, size may be small, due to a simpler datapath and no program memory. In fact, the processor may be faster and smaller than a standard one implementing the same functionality, since we can optimize the implementation for our particular task. It has a Controller and a Dtapath .



controller and datapath

Fig. 1: Controller and Datapath

Here , we are computing a Greatest Common Divisor . It have xi and yi as inputs and di as outputs . The output should represent the GCD of the inputs. Thus, if the inputs are 12 and 8, the output should be 4. If the inputs are 13 and 5, the output should be 1.



Fig. 2: State Diagram

We are now well on our way to designing a custom single-purpose processor that executes the GCD program. Our next step is to divide the functionality into a datapath part and a controller part, as shown in Figure 4.4. The datapath part should consist of an interconnection of combinational and sequential components. The controller part should consist of a basic state diagram, i.e., one containing only boolean actions and conditions. We construct the datapath through a four-step process:-

- 1. First, we create a register for any declared variable. In the example, these are x and y.
- 2. Second, we create a functional unit for each arithmetic

operation in the state diagram. In the example, there are two subtractions, one comparison for less than, and one comparison for inequality, yielding two subtractors and two comparators

- 3. Third, we connect the ports, registers and functional units. For each write to a variable in the state diagram, we draw a connection from the write's source (an input port, a functional unit, or another register) to the variable's register.
- 4. Finally, we create a unique identifier for each control input and output of the datapath components.



Fig. 3: After splitting into a controller and a datapath.

Now that we have a complete datapath, we can build a state diagram for our controller. The state diagram has the same structure as the complex state diagram. However, we replace complex actions and conditions by boolean ones, making use of our datapath. We replace every variable write by actions that set the select signals of the multiplexor in front of the variable's register's such that the write's source passes through, and we assert the load signal of that register. We replace every logical operation in a condition by the corresponding functional unit control output. We can then complete the controller design by implementing the state diagram using our sequential design technique.

# III. IMPLEMENTED HARDWARE ARCHITECTURE AND DISCRIPTION



Fig. 4: Schematic of the Datapath



Fig. 5: Schematic of the Controller



Fig. 6: Schematic of the GCD

#### IV. DESIGN FLOW ADOPTED IN THE EXPERIMENT:-

#### A. Verilog Code of the Components of GCD:-

```
Project Summary × gcd.v × datapath.v × mux.v × register.v × controller.v × gcd_tb.v ×
C:/Users/Admin/project_4/project_4.srcs/sources_1/new/datapath.v
Q | 🛗 | ← | → | 🐰 | 🛅 | 🛍 | // | 頭 | ♀
       `timescale lns / lps
            input clk, reset, x_sel, y_sel, x_load, y_load, gcd_load,
            input [31:0]a, b,
          output reg eq_flag, if_flag,
output [31:0]god
);
//wire [31:0] gcd;
            // wire [31:0] god;
//reg eq_flag, if_flag;
wire [31:0] x_regout;
wire [31:0] y_regout;
wire [31:0] xmux_out, ymux_out;
wire [31:0] x_temp, y_temp;
           mux x_mux(
                                                                       //mux for X
            .in0(x_temp), .inl(a), .mux_out(xmux_out)
                                                                             // mux for Y
           .sel(y_sel),
.in0(y_temp), .inl(b), .mux_out(ymux_out)
           .reset(reset),
            .load(x load).
            .data(xmux_out), .out(x_regout)
```

C:/Users/Admin/project\_4/project\_4.srcs/sources\_1/new/controller.v

```
Fig. 7: Verilog Code of the Datapath of the GCD
```



Fig. 8: Verilog Code of the Controller

Fig. 9: Verilog Code of the 2x1 Multiplexar

Fig. 10: Verilog Code of the Register

Fig. 11: Verilog Code of the GCD which includes both datapath and Controller

Fig. 12: Testbench of GCD

If we talk about the logic flow then as we can see from the code of Datapath ,many components like Multiplexars , Registers , Subtractors , Comparators are used and their code is instanciated .

As we cans see from the state diagram , after goi signal becomes high value of xi and yi is load into the registers through multiplexars according to their select line . Now , these x and y input goes to comparator which creates the signal xlty ( x is less than y ) and xngy ( x is not equal to y ) so that we can decide x-y is done or y-x and then this value is feedback to one of the inputs of multiplexars untill x becomes equal to y .

#### V. EXPERIMENTAL RESULTS AND DISCUSSIONS

## A. Simulations of the GCD:-



Fig. 13: Simulations of the GCD

## **Timing Analysis**



Fig. 14: Setup Time

So , Total Delay for Setup is 3.250 . Logic Delay = 2.667Net Delay = 0.584



Fig. 15: Hold Time

So , Total Delay for Hold is 0.207 . Logic Delay = 0.1 Net Delay = 0.107

# VI. CONCLUSIONS

- 1. By writing simple codes of multiplexer and register and comparators , we can write verilog code of GCD's Datapath and Controller by instanciating them .
- 2 . Schemetic Diagram of the GCD is aslo easily provided .
- 3 . Simulations of the GCD is also given by writing its testbench code and as we can see by simulations it is giving correct result ( GCD of 3 and 5 is 1 only ) .

## VII. REFERNCES

1. Embedded System Design book by Frank Vahid and Tony Givargis